

www.advmat.de

# An Effective Sneak-Path Solution Based on a Transient-Relaxation Device

Tianda Fu, Shuai Fu, Lu Sun, Hongyan Gao, and Jun Yao\*

An efficient strategy for addressing individual devices is required to unveil the full potential of memristors for high-density memory and computing applications. Existing strategies using two-terminal selectors that are preferable for compact integration have trade-offs in reduced generality or functional window. A strategy that applies to broad memristors and maintains their full-range functional window is proposed. This strategy uses a type of unipolar switch featuring a transient relaxation or retention as the selector. The unidirectional current flow in the switch suppresses the sneak-path current, whereas the transient-relaxation window is exploited for bidirectional programming. A unipolar volatile memristor with ultralow switching voltage (e.g., <100 mV), constructed from a protein nanowire dielectric harvested from *Geobacter sulfurreducens*, is specifically employed as the example switch to highlight the advantages and scalability in the strategy for array integration.

# **1. Introduction**

Memristors or resistive switching devices have programmable conductance, which can emulate the state modulation in biological neural components.<sup>[1,2]</sup> Their two-terminal structure provides an easy way to arrange them in a crossbar architecture for compact and 3D-stackable integration.<sup>[3]</sup> Therefore, they are considered promising candidates for constructing high-density memory and efficient neuromorphic computing systems.<sup>[4–6]</sup> However, the precise selection of individual devices in the array for reading and programming operations requires the efficient suppression of current passing through other devices in unwanted routes or sneak paths.<sup>[7,8]</sup> The effectiveness and

T. Fu, S. Fu, L. Sun, H. Gao, J. Yao Department of Electrical Computer and Engineering University of Massachusetts Amherst, MA 01003, USA E-mail: juny@umass.edu J. Yao Institute for Applied Life Sciences (IALS) University of Massachusetts Amherst, MA 01003, USA J. Yao Department of Biomedical Engineering University of Massachusetts Amherst, MA 01003, USA

The ORCID identification number(s) for the author(s) of this article can be found under https://doi.org/10.1002/adma.202207133.

DOI: 10.1002/adma.202207133

efficiency in addressing this sneak-path issue can determine important metrics, such as integration density, complexity, error rate, and power consumption, that are relevant to the practical scalability of the technology.<sup>[7,8]</sup>

The common practice is to associate each memristor with an addressing device that can serve as a switch to gate the current passage. A transistor is widely employed because of its switchable nature and technological maturity.<sup>[9–11]</sup> However, its three-terminal structure compromises the potential of a compact integration initially benefited from the two-terminal structure in memristors.<sup>[8]</sup> Alternative two-terminal addressing devices thus are actively sought. A diode can effectively suppress sneak-path current due to its excellent rectifying effect.<sup>[12–14]</sup> However,

the unidirectional current flow has limited its use in addressing bipolar memristors, which constitute a big category preferred for assembling neuromorphic systems.<sup>[9–11]</sup> To accommodate bidirectional programmability, bipolar nonlinear devices, such as tunneling barriers and threshold switching devices,<sup>[7,8,15–19]</sup> assisted with biasing themes, such as V/2 and V/3 methods,<sup>[7]</sup> have been proposed as selectors to work with bipolar memristors. However, the activation voltages in these selectors are often close to the programming thresholds in memristors,<sup>[7,8]</sup> which can narrow the reading window or analog input range and reduces the vector resolution for computation. A current–voltage (*I–V*) nonlinearity in the input range can be also introduced by the limited current density in some selectors,<sup>[7,8]</sup> preventing the direct use of voltage amplitude as the input for vector-matrix multiplication deemed efficient for computation.<sup>[7]</sup>

Overall, all these addressing devices can be classified as time-independent voltage devices because the selection function is solely based on the I-V curve. In contrast, the activation of some threshold switching devices involves temporal dynamics in addition (and correlated) to I-V behaviors.<sup>[19]</sup> Exploiting the switching dynamics in the time domain may create a new dimension for the sneak-path solution. Recently, the delay dynamics in a bipolar volatile memristor (VMR) were exploited to construct a timing selector.<sup>[20]</sup> The activation of this selector involved a delay inversely related to the input voltage amplitude. As a result, the selectors in the sneak paths, due to reduced voltage drop from the voltage-divider effect, experienced a longer delay than that in the selected path. This delay gap, during which the sneak paths were not, provided a time window



for the selective reading and programming of the target device cell. However, the distribution of the voltage drop across the selectors in the sneak path was heavily dependent on the array configuration. A mismatch between the numbers of wordlines (WLs) and bitlines (BLs) can cause the voltage to be dominantly dropped across one selector in the sneak path, with the value approaching that in the selected path.<sup>[20]</sup> This will then deplete the time window for tselective reading/programming, and thus, restrict the strategy from general applicability. In addition, like other selectors, the activation voltage still narrows the reading/ input window in the amplitude domain.

Here, we show an effective sneak-path solution without the above-associated limits. The strategy relies on the unidirectional current flow in a unipolar switch to suppress sneak-path current. The transient relaxation (i.e., conduction retention after the removal of activation voltage) in the switch is exploited to realize the bidirectional programming. Because the switch does not consume voltage drop in the relaxation window, the full-range input can be used by the programmable array for analog computation. A unipolar VMR with ultralow switching voltage (e.g., <100 mV) is specifically employed as the exemplary device to highlight the advantage and scalability of the strategy for array integration.

# 2. Results

#### 2.1. General Concept of the Addressing Strategy

We use the sneak path in a  $2\times 2$  array, which is the constituent unit for other sneak paths, to illustrate the general working principle in the proposed strategy (**Figure 1**a). The key properties of the addressing device (switch) are that it has: 1) unipolar switching or rectification and 2) a transient relaxation or retention after the activation voltage is removed (Figure 1b).

During the selective programming, a positive activation voltage (V<sub>activation</sub>) is first applied to open the switch in the selected path whereas all the switches in the sneak path remain closed due to current blockage by a reversely biased switch (Figure 1ci and Figure S1, Supporting Information). Then a SET (Vset) or RESET (Vreset) programming pulse is applied (Figure 1cii). Since the switch remains open due to the transient retention, V<sub>set</sub> or V<sub>reset</sub> can be applied to the associated programmable memristor. For the applied positive  $V_{\text{set}}$ , one switch in the sneak path is under reverse bias (red cross). For the applied negative V<sub>reset</sub>, two switches in the sneak-path current are under reverse bias (blue crosses). Together, it enables the bidirectional programming in the selected memristor, whereas the sneak-path current is always suppressed to prevent state alteration in the unselected memristors. Substituting  $V_{set}$ or  $V_{\text{reset}}$  with a lower-amplitude voltage ( $V_{\text{read}}$ ) yields a reading operation in the selected memristor without incurring the sneak-path current as well. Importantly, V<sub>read</sub> can mostly apply across the programmable memristor if the activated switch has low resistance, preserving its full value to be utilized for analog computation (which is unattainable in previous threshold selectors).<sup>[7,8]</sup> The selected switch spontaneously closes after the programming/reading operation (Figure 1ciii). Since the sneak paths in a larger array are effectively constituted from individual 2×2 paths, this addressing strategy leads to a general solution to the sneak-path issue independent of an array dimension. We may also term the switch as a transient selector as the strategy relies on the transient relaxation/retention in the switch for selective addressing.



**Figure 1.** The general concept of the sneak-path solution based on the transient-relaxation dynamics of a unipolar switch. a) Schematic of the selected path (solid line) and sneak path (dashed line) addressed between an input ( $V_{in}$ ) and ground in a 2×2 array. b) Illustration of the general property of the addressing device (switch), with its conduction (*G*) maintaining an Off state under reverse bias (green region) and retaining an On state for some time (purple region) after the removal of the forward (activation) bias. c) Illustration of the programming scheme. i) An input ( $V_{activation}$ ) is first applied to turn On (orange) the switch in the selected path. Rest switches in the sneak path remain Off (green) due to the pinch-off switch (cross) under reverse bias. ii) During the On retention (orange) in the selected switch, a subsequent programming voltage  $V_{set}$  or  $V_{reset}$  is directly applied to program the associated memristor (blue). Programming in the sneak path is suppressed because it has one pinch-off switch (red cross) or two pinch-off switches (blue cross) during  $V_{set}$  or  $V_{reset}$  operation, respectively. iii) The selected memristor assumes a different state (dark blue) after the  $V_{set}$  or  $V_{reset}$  programming pulse. The associated switch returns to Off (green) after the transient retention.

# 2.2. A Bio-Amplitude Volatile Memristor as the Transient Selector

A unipolar VMR can be a good candidate to serve as the transient selector because the spontaneous rupture of the filament takes finite time and naturally yields short retention after the removal of electrical input.<sup>[19,21]</sup> Based on the working principle described (Figure 1), some additional properties are desired for improved performance. First, a reduced switching voltage in VMR broadens its applicability in various memristor/memory systems. Specifically, once the VMR is activated, unlike a diode that still consumes a fixed voltage, it will have a sudden decrease in resistance and shift its initial voltage drop ( $V_{\text{activation}}$ ) mostly to the series programmable device. The state of the programmable device can be unintentionally altered if  $V_{\text{activation}}$  thus improves the programming regime. A reduced  $V_{\text{activation}}$  thus improves the programming controllability and broadens the applicability with memristors

non-MR

rectification

retention

a WL

С

of varied programming thresholds. Second, a low conductance in the closed state and a high conductance in the open state in the transient selector, corresponding to a large On/ Off ratio in the VMR, are preferred to reduce the sneak-path current and improve driving current for the reading/programming operation, respectively.

www.advmat.de

We employed a VMR that has bio-amplitude switching voltage (e.g., <100 mV) and a high On/Off ratio as the transient selector to demonstrate the proposed addressing strategy.<sup>[22,23]</sup> This bio-amplitude volatile memristor (BVMR) was fabricated from a thin film sandwiched between an asymmetric pair of Ag–Pd electrodes (**Figure 2a**) to enable unidirectional Ag migration for unipolar switching. The thin film was assembled from ultrasmall protein nanowires (e.g., 3 nm diameter) harvested from the microbe *Geobacter sulfurreducens* (Figure 2b).<sup>[23–25]</sup> These protein nanowires are designed to facilitate charge transfer and provide a catalytic effect to Ag-filament metallization for reduced switching voltage.<sup>[22,26]</sup>



b

е

100

80

(Yu))

40

20

0

h

ō

100

100

50

V(mV)

50

V(mV)

100

150

protein nanowire

Ag

Po

d

10

10-5

10

10

10-9

10-10

100

g

-100 -50 0

£ 10



Electrical characterizations in the BVMRs were carried out to reveal properties for working as the transient selector. First, I-V sweeps in both positive and negative regions were performed to show the unidirectional current flow or rectification effect needed for suppressing the sneak-path current (Figure 2c). In a typical forward sweep, the device switched to an On state at  $\approx$ 80 mV (Figure 2d, red curve). In the reverse sweep in the negative region, however, the device remained in an Off state and the switching to On was suppressed (green curve). The Off resistance was  $\approx 300 \text{ M}\Omega$ , much higher than the programmable resistance range in various memristors.<sup>[9-11]</sup> Together, the BVMR showed unipolar switching with a nonlinearity of  $\approx 10^5$ (i.e., On/Off ratio) larger than values in typical tunneling selectors.<sup>[7,8]</sup> It also featured a transition (≈0.5 mV dec<sup>-1</sup>) sharper than other threshold-switching devices.<sup>[19]</sup> The switching voltages showed a consistent distribution between 40 and 90 mV during a series of 500 I-V sweeps (Figure 2e). Statistics from 100 different devices showed an average switching voltage of  $67 \pm 11$  mV (Figure S2, Supporting Information). The BVMR had sub-100 mV forming voltage close to the switching voltage (Figure S3, Supporting Information). This close-to-forming-free property is also desirable for integration because forming the pristine selector with a large voltage can complicate or even fail the integration (e.g., damage to other devices).<sup>[27]</sup> Second, pulse tests were performed to reveal the transient relaxation or retention key to the programming/reading operations (Figure 2f). After the activation by a 100 mV pulse, the device remained in the On state ( $\approx$ 1.5 mS) for  $\approx$ 300 ms after the removal of the 100 mV activation pulse (Figure 2g, purple region). Statistics from 40 BVMRs showed average retention of  $\approx 238 \pm 78$  ms (Figure 2h). This retention is attributed to the transient stability in the formed filament before its rupture,<sup>[21,22]</sup> which can be further affected by the input details.<sup>[28]</sup> A larger value in the compliance current, voltage amplitude, or pulse width yielded longer retention (Figure S4, Supporting Information), which is consistent with the expectation of a stronger filament from a growth mechanism.<sup>[28]</sup> The revealed retention time in the ms region and an On conductance in the mS region provide sufficient time and current budget for programming various memristors.

#### 2.3. Integrated Programmable Cell

To demonstrate that we can harness the transient retention in the BVMR for bidirectional programming, we stacked the BVMR on a programmable nonvolatile memristor (non-MR) to form a 1-transient selector–1-memristor ( $1S_{tr}1R$ ) structure (**Figure 3a**). The non-MR was based on a Ta–HfO<sub>2</sub> system that is frequently employed for neuromorphic memristive systems.<sup>[9–11,29]</sup> A middle Pd layer served as the shared electrode, which can also prevent Ag in the BVMR from migrating to the Ta–HfO<sub>2</sub> device. This middle electrode was specifically addressed with a contact to facilitate the probing of state in each device (Figure 3b).

We tested the programmability in the integrated  $1S_{tr}1R$  cell. During the SET programming, a voltage pulse of 200 mV was first applied to activate the BVMR (Figure 3c and Figure S5, Supporting Information). The activation was indicated by a current ADVANCED MATERIALS

www.advmat.de

increase ( $\approx 5 \ \mu\text{A}$  at  $t \approx 36 \ \text{ms}$ ) because the total resistance in the cell transitioned from a high value dominated by the Off resistance of the BVMR to a lower value dominated by the Ta-HfO<sub>2</sub> device. The 200 mV amplitude ensured that the initial voltage drop across the BVMR was larger than its switching threshold to activate it but was still much lower than the programming threshold in the Ta-HfO2 device<sup>[29]</sup> to not perturb its state after the activation of BVMR (Figure S6, Supporting Information). The activation pulse was followed by a SET programming pulse (100 µs, 1.2 V, at  $t \approx 150$  ms), which largely dropped on the Ta-HfO<sub>2</sub> device. A subsequent 200 mV reading voltage revealed a stable low-resistance state (LRS,  $\approx 40 \text{ }\mu\text{A}$  at  $t \approx 120 \text{ }m\text{s}$ ) compared to the initial high-resistance state (HRS,  $\approx 5 \ \mu A$  at  $t \approx$ 36 ms) in the cell, confirming the successful SET programming of the Ta-HfO2 device. The RESET programming followed a similar procedure by starting with the activation of the BVMR with a 200 mV pulse (Figure 3d). The current rise ( $\approx$ 30 µA at  $t \approx$ 26 ms) indicated the activation of the BVMR, as well as an LRS in the Ta-HfO2 device. It was followed by a RESET programming pulse (100  $\mu$ s, -1 V, at  $t \approx 150$  ms). The corresponding negative current of  $\approx$ -60 µA indicated that the transient retention in the BVMR indeed enabled reverse current for programming. A subsequent 200 mV reading process revealed an HRS with a decreased current of  $\approx 5 \ \mu A$  (at  $t \approx 120 \ ms$ ), confirming the successful RESET programming of the Ta-HfO<sub>2</sub> device. The cell scaled to sub-micrometer size maintained the same programmability (Figure S7, Supporting Information), showing the promise for high-density integration. The result is consistent with expectation because memristors with a filamentary mechanism were shown to scale down to sub-micrometer size.[22,29]

The programming speed in the integrated cell can be substantially improved by exploiting the amplitude-dependent switching dynamics in the BVMR devices. The average delay time in the BVMR devices reduced from  $8.9 \pm 2.5$  ms with a 100 mV input to  $0.19 \pm 0.17$  ms with a 500 mV input (Figure S8a, Supporting Information). This 500 mV input did not perturb the conductance in the Ta-HfO2 memristor (Figure S8b, Supporting Information) and is below the programming thresholds in many other non-MRs.<sup>[7]</sup> Therefore, a 500 mV amplitude can fulfill the purpose of faster activation. Meanwhile, based on the filamentary mechanism, a reverse input may accelerate the rupture of the filament to shorten the retention time. The average retention time in the BVMR devices was reduced to 0.40  $\pm$ 0.3 ms by applying a reverse pulse of -500 mV (Figure S9a. Supporting Information), which also did not perturb the state in the non-MR (Figure S9b, Supporting Information). Therefore, a -500 mV reverse pulse can be employed after each programming for faster deactivation. Harnessing the above two processes together, the overall programming time in the integrated cell can be reduced to sub-millisecond (Figure S10, Supporting Information).

The continuous modulation of the conduction state in the integrated cell, which is important for implementing neuromorphic computing, was further investigated. This analog programming was first demonstrated with I-V sweeps (Figure 3e), in which the conduction state in the integrated cell was successfully modulated to different values by applying different compliance currents ( $I_{cc}$ ).<sup>[29]</sup> An abrupt conductance jump in the sub-100 mV regime was always observed (inset), which corresponded





**Figure 3.** Integrated cell and performance. a) Structure of the integrated cell by stacking a BVMR device on a Ta–HfO<sub>2</sub> non-MR. A symbol (dashed enclosed area) is used to represent the integrated cell for convenience. b) An optical image of a fabricated cell having top (T), middle (M), and bottom (B) electrodes. Scale bar:  $20 \,\mu$ m. The inset shows a zoom-in active device region. Scale bar:  $5 \,\mu$ m. c) A SET programming in the cell. A 200 mV pulse (100 ms) first activates the BVMR (orange), indicated by a current raise at  $t \approx 35$  ms. A subsequent programming pulse (1.2 V, 100  $\mu$ s) sets the non-MR from an HRS (gray) to LRS (dark gray). The success of the SET programming is indicated by the increased current at  $t \approx 120$  ms by a 200 mV reading voltage. d) A RESET programming in the cell. A 200 mV pulse (100 ms) first activates the BVMR (orange), indicated by a current raise at  $t \approx 26$  ms. A subsequent programming pulse ( $-1 \, V$ , 100  $\mu$ s) resets the non-MR from an LRS (dark gray) to LRS (gray). The success of the non-MR from an LRS (dark gray) to HRS (gray). The success of the RESET programming is indicated by the decreased current  $t t \approx 20$  ms by a 200 mV reading voltage. e) *I*–*V* sweeps to program the cell to a higher conduction state by applying increasing compliance currents ( $I_{cc}$ ). The inset shows the activation processes in the BVMR device. f) Relationship between  $I_{cc}$  and programmed conductance (*G*) in the cell. g) Continuous modulation of the cell state by using the pulse programming method shown in (c) and (d) with different  $I_{cc}$ . To reduce the conduction state (blue dot), a RESET process is first applied and followed by a SET process.

to the activation of the BVMR. An increase in  $I_{\rm cc}$  yielded increased conductance in the programmed state (Figure 3f). Applying  $I_{\rm cc}$  to the pulse programming led to the continuous state modulation in the cell (Figure 3g and Figure S11, Supporting Information), which can serve as a means for weight adjustment in matrix-multiplication-based computation.

The generality of the  $1S_{tr}1R$  strategy was further demonstrated by integrating the BVMR with another type of non-MR (Ta-Ta<sub>2</sub>O<sub>5</sub>) that is also frequently employed for constructing neuromorphic systems.<sup>[30]</sup> The integrated  $1S_{tr}1R$  cell showed

successful programmability similar to that in the Ta–HfO<sub>2</sub>-based cell (Figure S12, Supporting Information). The results suggest that the  $1S_{\rm tr}1R$  structure can be broadly applied to various memristors for constructing programmable cells.

#### 2.4. Sneak-Path Analysis

With the successful validation of programmability in individual  $1S_{tr}1R$  cells, we then implemented the cells in a crossbar array

**ADVANCE** 

www.advmat.de







**Figure 4.** Employment of the integrated cell for sneak-path analysis. a) Circuit structure of a 2×2 array, with the red arrow and blue arrows indicating the selected path through the cell (M1) and sneak path through other cells (M2–M4), respectively. A simplified symbol (see Figure 3a) is used to represent the stacking cell. A differential amplifier circuit (gray) is used to measure the current in the sneak path. The inset shows the optical image of the array. Scale bar, 50  $\mu$ m. b, In the worst scenario (i.e., M2–M4 assuming LRS), the measured sneak-path current (blue) shows negligible value compared to the total current (red) between the selected WL (Input) and BL (GND). c) A consecutive HRS  $\rightarrow$  LRS  $\rightarrow$  HRS programming in the target cell (M1) using pulse theme (Figure 3c,d) does not alter the state in other cells (M2–M4). d) Estimated reading margin with different array sizes (N×N).

to evaluate the capability in addressing the sneak-path issue. Without losing generality, we first performed an analysis in a 2×2 array (Figure 4a). Each cell in the array shared the same stacking structure as the previous individual one (Figure 3a). The middle Pd electrode was still used to assist in probing individual device states during the process (Figure 4a, inset). An amplifier circuit (gray) was designed to monitor the current passing through the sneak path ( $I_{\text{sneak}}$ ). The unselected WL and BL were floated (vs biased with V/2 or V/3),<sup>[7]</sup> which may simplify the programming process. To consider the worst scenario during a reading process, the non-MRs in the sneak path were all programmed to LRS while the non-MR in the selected path was reset to HRS. Applied with 200 mV, the memristive state in the selected cell M1 was successfully read ( $\approx 6 \ \mu A$  at  $t \approx 40 \ ms$ ) after the BVMR was activated (red curve, Figure 4b). In contrast, the sneak-path current ( $I_{\text{sneak}}$ ) remained negligible (blue curve), because the unipolar BVMR in cell M4 was under reverse bias and maintained an Off state to suppress current passage.

Because of the current blockage in cell M4, a subsequent forward SET programming is expected to still yield negligible Off current in the sneak path. Thus, the voltage drop across each non-MR in the sneak path is also small. The collective effect can suppress state alteration in various non-MRs of different programming mechanisms (e.g., driven by current, field, or combined effect). This analysis was confirmed in the test that the selected cell M1 was successfully programmed to

an LRS without altering the states of the three cells (M2-M4) in the sneak path (Figure 4c,  $\#1 \rightarrow \#2$ ). The transient retention after the activation in the BVMR is expected to also allow a reserve RESET programming in selected M1, as was analyzed before (Figure 3d). In contrast, because all the BVMRs in the sneak path are inactivated, the RESET pulse will yield two reverse-bias BVMRs (M2, M3) to prevent current, and thus, programming in the cells in the sneak path. This analysis was also confirmed in the test that the selected cell M1 was successfully reset to an HRS, whereas the rest three cells (M2-M4) in the sneak path maintained their initial states (Figure 4c,  $\#2 \rightarrow \#3$ ). Above RESET and SET programming in the selected cell was repeatedly performed without altering the states in unselected cells (Figure S13, Supporting Information), showing the reliability of selective programming. The reading errors were consistently below 0.015% for randomly assigned states in the array, as opposed to over 10% in most cases without the BVMR (Figure S14, Supporting Information).

The above analysis shows that the unipolar BVMR implemented in the proposed strategy effectively suppresses the sneak-path current for selective programming and reading. Since the sneak paths in a larger array are constituents from combinations of  $2\times 2$  paths, it suggests that the strategy will work effectively with general arrays. The Off resistance in the BVMR determines the sneak-path current level, which SCIENCE NEWS \_\_\_\_\_ www.advancedsciencenews.com

DVANCED

ADVANCED MATERIALS

also means that its ratio to the upper-bound resistance in the non-MR will affect the size of scalability. For the Ta–HfO<sub>2</sub> non-MR used, our estimate showed that the read margin<sup>[31]</sup> maintained a value above 10% with an array width  $N > 10^5$  (Figure 4d and Figure S15, Supporting Information).

### 2.5. Demonstration in an 8×8 Programmable Array

We then implemented the BVMR and strategy in an  $8\times8$  array to show the general scalability (**Figure 5**a). A peripheral multiplexing circuit was used to address selected WL and BL (Figure 5a and Figure S16, Supporting Information), with the rest floating. All the Ta–HfO<sub>2</sub> memristors were reset to HRS initially (Figure 5b). A pixeled "UMASS AMHERST" logo made

from 8×96 pixels by 12-level grayscales (0–11) was used as the targeting pattern to program (Figure 5c). To demonstrate the reprogrammability in the array, the "Toad" image was divided into twelve 8×8 arrays (Figure 5d), each of which was to be consecutively programmed with the same 8×8 memristor array. The grayscale (*n*) of the pixel was converted to the reading current ( $I_{read}$ , at 200 mV) by  $I_{read} = 5 + 10n$ . By using the same programming strategy employed in the 2×2 array (Figure 4), the 8×8 array was consecutively programmed to 12 image components and restored an image close to the original one (Figure 5d).

The quality of the restoration was further evaluated by comparing the programmed state (dot) in each cell with the targeting value (dashed line, Figure 5e). An average discrepancy of  $\approx 2 \mu A$  was consistently shown in the series of 12 programmings



**Figure 5.** Demonstration of the programmable array. a) An optical image of the 8×8 array, with the WLs and BLs addressed by a peripheral circuit. Scale bar: 50  $\mu$ m. b) The initial HRS state in the cells of the array. c) The 8×96-pixel picture is divided into twelve 8×8-pixel arrays (red dashed box). d) The reconstructed 8×96-pixel picture from the sequentially programmed 8×8 array. e) Comparison between the programmed value (dot) and targeting value (dashed line) in each cell during the 12 consecutive programmings. f) The average reading error  $I_{read}$  (i.e., the difference between programmed and targeting value) during the 12 consecutive programmings. All the states are read by 200 mV.

ADVANCED SCIENCE NEWS \_\_\_\_\_ www.advancedsciencenews.com

(Figure 5f), which suggests that the discrepancy comes from the inherent stochasticity in memristors. $^{[2]}$ 

## 3. Discussion

The 1Str1R strategy proposed in the work provides an efficient and generic solution to address the sneak-path issue in a twoterminal memristor network without previous constraints imposed by other selectors. For example, the threshold  $(V_{th})$ in the previous two-terminal selectors reduces the input  $(V_{in})$ effectively to  $(V_{in} - V_{th})$  and narrows the input window,<sup>[7,8]</sup> which then reduces the vector resolution for analog computation. Transistor, as the device to enable full-range input, is less compatible with the two-terminal memristor structure for unveiling the full potential of compact integration.<sup>[8]</sup> The 1S<sub>tr</sub>1R strategy operates in a transient retention window that does not need voltage support, and it thus can harness the full amplitude of V<sub>in</sub> for computation. Together, the strategy attains the combined merits of enabling: 1) a two-terminal structure in the programmable cell for compact integration, 2) bidirectional programming suited for various memory and neuromorphic systems, and 3) fullrange analog input desirable for vector-matrix multiplication.

Filamentary VMR has a relaxation period associated with the rupture of the conducting filament,<sup>[19,21]</sup> naturally providing a transient retention window fitting into the proposed strategy. We, therefore, have employed a filamentary VMR and successfully demonstrated the feasibility of scalable integration. Among the different VMR candidates that may work for the strategy, the BVMR with ultralow switching voltage<sup>[22,23]</sup> contributes additional benefits for broad applicability. Specifically, the switching voltage (e.g., <100 mV) in the BVMR is far below the programming threshold (e.g., >0.5 V) in almost all existing non-MR,<sup>[32]</sup> making the current addressing strategy applicable in various systems. Similar to other VMR-based architectures,<sup>[19,20,33,34]</sup> the stochasticity intrinsic to the filamentary switching nature can put a constraint on long-term reliability. Improving reliability in VMRs through material/device engineering or seeking other two-terminal volatile (e.g., charge-based) devices can further improve the strategy for better implementation.

#### 4. Experimental Section

Protein Nanowire Synthesis: The protein nanowires were harvested from *G. sulfurreducens* using the method described previously.<sup>[35,36]</sup> Harvested nanowire preparations were dialyzed against deionized water to remove the buffer and stored at 4 °C.

Device Fabrication: A silicon wafer covered with 600-nm thermal oxide (Nova Electronic Mater., Inc.) was used as the substrate. For the fabrication of the programmable cell/array, the bottom electrode (Ti/Pd, 3/22 nm) was defined by standard lithography, metal deposition, and lift-off processes. A 5 nm-thick HfO<sub>2</sub> dielectric layer was deposited by atomic layer deposition (ALD) at 250 °C. The middle electrode (Ta/Pd, 20/20 nm) was defined by lithographic fabrication similar to that of the bottom electrode. These steps defined the Ta–HfO<sub>2</sub> memristor. To stack the BVMR, another 5 nm-thick HfO<sub>2</sub> dielectric layer was deposited on top of the Ta–HfO<sub>2</sub> device by ALD (a 5 nm-thick Ta<sub>2</sub>O<sub>5</sub> was deposited by a sputtering instead for the Ta–Ta<sub>2</sub>O<sub>5</sub>-based programmable cell in Figure S12, Supporting Information). A top electrode (Ti/Ag/Pd, 3/150/20 nm) was defined by lithographic fabrication similar to that of the bottom electrode. Reactive ion etching (RIE) was used to etch away HfO<sub>2</sub> outside the BVMR device ADVANCED MATERIALS

region and expose the vertical edge of the device. Finally, the protein nanowire solution was drop-casted on the cell/array and dried at 80 °C. The Ag filament in the BVMR device forms at the interface between the protein nanowire film and the exposed HfO<sub>2</sub> vertical edge.<sup>[22]</sup>

*Electrical Measurements*: The electrical measurements were performed in the ambient environment with a relative humidity of ~45–50%. The *I–V* curves were measured by using a semiconductor parameter analyzer (Keysight B1500A). The sneak-path current was measured by using a home-built differential amplifier, which involved voltage followers constructed from LM358 (TI) and a differential amplifier constructed from AD620 (TI). A 100  $\Omega$  resistor was used to extract the current from the sneak path.

Material Characterizations: The protein nanowires were imaged using a transmission electron microscope (JEOL JEM2000FX). The optical device images were taken by an optical microscope (OLYMPUS MX61-F).

### Supporting Information

Supporting Information is available from the Wiley Online Library or from the author.

### Acknowledgements

J.Y. acknowledges support from the National Science Foundation (NSF), DMR-2027102. J.Y. also acknowledges support from NSF CAREER CBET-1844904, NSF ECCS-1917630, and ONR N00014-21-1-2593. The research team acknowledges Trevor Woodard and Prof. Derek D. Lovley for help in obtaining the protein nanowires, and Prof. Zhongrui Wang for helpful discussion. Part of the device fabrication work was conducted in the clean room of the Center for Hierarchical Manufacturing (CHM), an NSF Nanoscale Science and Engineering Center (NSEC) located at the University of Massachusetts Amherst.

# **Conflict of Interest**

The authors declare no conflict of interest.

### **Author Contributions**

T.F. and J.Y. conceived the project and designed experiments. T.F. and S.F. carried out experimental studies in device and circuit fabrication and measurement. L.S. prepared the protein nanowire solution. H.G helped in circuit testing. J.Y. and T.F. wrote the manuscript. All authors discussed the results and implications and commented on the manuscript.

### Data Availability Statement

The data that support the findings of this study are available from the corresponding author upon reasonable request.

#### Keywords

memory, memristor, neuromorphic computing, protein nanowires, sneak path

Received: August 5, 2022 Revised: September 26, 2022 Published online: November 18, 2022

#### **ADVANCED** SCIENCE NEWS

www.advancedsciencenews.com

- S. H. Jo, T. Chang, I. Ebong, B. B. Bhadviya, P. Mazumder, W. Lu, Nano Lett. 2010, 10, 1297.
- [2] Z. Wang, H. Wu, G. W. Burr, C. S. Hwang, K. L. Wang, Q. Xia, J. J Yang, Nat. Rev. Mater. 2020, 5, 173.
- [3] J. Y. Seok, S. J. Song, J. H. Yoon, K. J. Yoon, T. H. Park, D. E. Kwon, H. Lim, G. H. Kim, D. S. Jeong, C. S. Hwang, *Adv. Funct. Mater.* 2014, *24*, 5316.
- [4] S. H. Jo, K.-H. Kim, W. Lu, Nano Lett. 2009, 9, 870.
- [5] M. A. Zidan, J. P. Strachan, W. D. Lu, Nat. Electron. 2018, 1, 22.
- [6] Q. Xia, J. J Yang, Nat. Mater. 2019, 18, 309.
- [7] L. Shi, G. Zheng, B. Tian, B. Dkhil, C. Duan, Nanoscale Adv. 2020, 2, 1811.
- [8] R. Aluguri, T. Tseng, IEEE J. Electron Devices Soc. 2016, 4, 294.
- [9] C. Li, M. Hu, Y. Li, H. Jiang, N. Ge, E. Montgomery, J. Zhang, W. Song, N. Dávila, C. E. Graves, Z. Li, J. P. Strachan, P. Lin, Z. Wang, M. Barnell, Q. Wu, R. S. Williams, J. J. Yang, Q. Xia, *Nat. Electron.* 2018, 1, 52.
- [10] Z. Wang, C. Li, W. Song, M. Rao, D. Belkin, Y. Li, P. Yan, H. Jiang, P. Lin, M. Hu, J. P. Strachan, N. Ge, M. Barnell, Q. Wu, A. G. Barto, Q. Qiu, R. S Williams, Q. Xia, J. J Yang, *Nat. Electron.* **2019**, *2*, 115.
- P. Yao, H. Wu, B. Gao, J. Tang, Q. Zhang, W. Zhang, J. J Yang, H. Qian, *Nature* 2020, 577, 641.
- [12] D. K. Lee, G. H. Kim, H. Sohn, M. K. Yang, Appl. Phys. Lett. 2019, 115, 263502.
- [13] G. Wang, A. C. Lauchner, J. Lin, D. Natelson, K. V. Palem, J. M. Tour, Adv. Mater. 2013, 14, 4789.
- [14] L. Zhang, L. Zhu, X. Li, Z. Xu, W. Wang, X. Bai, Sci. Rep. 2017, 7, 45143.
- [15] L. Sun, Y. Zhang, G. Han, G. Hwang, J. Jiang, B. Joo, K. Watanabe, T. Taniguchi, Y.-M. Kim, W. J. Yu, B.-S. Kong, R. Zhao, H. Yang, *Nat. Commun.* 2019, *10*, 3161.
- [16] R. Midya, Z. Wang, J. Zhang, S. E. Savel'ev, C. Li, M. Rao, M. H. Jang, S. Joshi, H. Jiang, P. Lin, K. Norris, N. Ge, Q. Wu, M. Barnell, Z. Li, H. L. Xin, R. S. Williams, Q. Xia, J. J. Yang, *Adv. Mater.* **2017**, *29*, 1604457.
- [17] J.-J. Huang, Y.-M. Tseng, W.-C. Luo, C.-W. Hsu, T.-H. Hou, 2011 Int. Electron Devices Meeting, IEEE, Piscataway, NJ, USA 2011, https:// doi.org/10.1109/IEDM.2011.6131653.
- [18] Y. Koo, S. Lee, S. Park, M. Yang, H. Hwang, IEEE Electron Device Lett. 2017, 38, 568.

[19] Z. Wang, M. Rao, R. Midya, S. Joshi, H. Jiang, P. Lin, W. Song, S. Asapu, Ye Zhuo, C. Li, H. Wu, Q. Xia, J. J. Yang, *Adv. Funct. Mater.* 2018, 28, 1704862.

**ADVANCED** 

www.advmat.de

- [20] M. Rao, W. Song, F. Kiani, S. Asapu, Y. Zhuo, R. Midya, N. Upadhyay, Q. Wu, M. Barnell, P. Lin, C. Li, Z. Wang, Q. Xia, J. J. Yang, *Small Sci.* **2022**, *2*, 2100072.
- [21] Z. Wang, S. Joshi, S. E. Savelåv, H. Jiang, R. Midya, P. Lin, M. Hu, N. Ge, J. P. Strachan, Z. Li, Q. Wu, M. Barnell, G.-L. Li, H. L. Xin, R. S Williams, Q. Xia, J. J Yang, *Nat. Mater.* **2017**, *16*, 101.
- [22] T. Fu, X. Liu, H. Gao, J. E. Ward, X. Liu, B. Yin, Z. Wang, Y. Zhuo, D. J. F. Walker, J. J. Yang, J. Chen, D. R. Lovley, J. Yao, *Nat. Commun.* 2020, *11*, 1861.
- [23] T. Fu, X. Liu, S. Fu, T. Woodard, H. Gao, D. R. Lovley, J. Yao, Nat. Commun. 2021, 12, 3351.
- [24] D. R. Lovley, D. J. F. Walker, Front. Microbiol. 2019, 10, 2078.
- [25] D. R. Lovley, J. Yao, Trends Biotechnol. 2021, 39, 940.
- [26] N. Law, S. Ansari, F. R. Livens, J. C. Renshaw, J. R. Lloyd, Appl. Environ. Microbiol. 2008, 74, 7090.
- [27] Y.-T. Su, M.-C. Wang, S. Zhang, H. Wang, S. M. Sze, H.-W. Liu, P.-H. Chen, T.-C. Chang, T.-M. Tsai, T.-J. Chu, C.-H. Pan, C.-H. Wu, C.-C. Yang, *IEEE J. Electron Devices Soc.* **2018**, 6, 341.
- [28] W. Wang, M. Wang, E. Ambrosi, A. Bricalli, M. Laudato, Z. Sun, X. Chen, D. Ielmini, Nat. Commun. 2019, 10, 81.
- [29] H. Jiang, L. Han, P. Lin, Z. Wang, M. H. Jang, Q. Wu, M. Barnell, J. J. Yang, H. L. Xin, Q. Xia, *Sci. Rep.* **2016**, *6*, 28525.
- [30] R. Wang, T. Shi, X. Zhang, J. Wei, J. Lu, J. Zhu, Z. Wu, Q. Liu, M. Liu, Nat. Commun. 2022, 13, 2289.
- [31] L. Zhang, S. Cosemans, D. J. Wouters, G. Groeseneken, M. Jurczak, B. Govoreanu, *IEEE Trans. Electron Devices* 2015, 62, 3490.
- [32] A. Sawa, Mater. Today 2008, 11, 28.
- [33] Z. Wang, M. Rao, J.-W. Han, J. Zhang, P. Lin, Y. Li, C. Li, W. Song, S. Asapu, R. Midya, Y. Zhuo, H. Jiang, J. H. Yoon, N. K. Upadhyay, S. Joshi, M. Hu, J. P. Strachan, M. Barnell, Q. Wu, H. Wu, Q. Qiu, R. S. Williams, Q. Xia, J. J. Yang, *Nat. Commun.* **2018**, *9*, 3208.
- [34] E. J. Fuller, S. T. Keene, A. Melianas, Z. Wang, S. Agarwal, Y. Li, Y. Tuchman, C. D. James, M. J. Marinella, J. J. Yang, A. Salleo, A. A. Talin, *Science* **2019**, *364*, 570.
- [35] X. Liu, T. Fu, J. Ward, H. Gao, B. Yin, T. Woodard, D R. Lovley, J. Yao, Adv. Electron. Mater. 2020, 6, 2000721.
- [36] X. Liu, H. Gao, J E. Ward, X. Liu, B. Yin, T. Fu, J. Chen, D. R. Lovley, J. Yao, *Nature* **2020**, *578*, 550.